<html><head><meta name="color-scheme" content="light dark"></head><body><pre style="word-wrap: break-word; white-space: pre-wrap;">From 4a4f869ec58ed8910b9b2e68d0eee50957e9bb20 Mon Sep 17 00:00:00 2001
From: John Crispin &lt;john@phrozen.org&gt;
Date: Mon, 25 Jun 2018 15:52:10 +0200
Subject: [PATCH 17/33] dt-bindings: PCI: qcom,ar7100: adds binding doc

With the driver being converted from platform_data to pure OF, we need to
also add some docs.

Cc: Rob Herring &lt;robh+dt@kernel.org&gt;
Cc: devicetree@vger.kernel.org
Signed-off-by: John Crispin &lt;john@phrozen.org&gt;
---
 .../devicetree/bindings/pci/qcom,ar7100-pci.txt    | 38 ++++++++++++++++++++++
 1 file changed, 38 insertions(+)
 create mode 100644 Documentation/devicetree/bindings/pci/qcom,ar7100-pci.txt

--- /dev/null
+++ b/Documentation/devicetree/bindings/pci/qcom,ar7100-pci.txt
@@ -0,0 +1,38 @@
+* Qualcomm Atheros AR7100 PCI express root complex
+
+Required properties:
+- compatible: should contain "qcom,ar7100-pci" to identify the core.
+- reg: Should contain the register ranges as listed in the reg-names property.
+- reg-names: Definition: Must include the following entries
+	- "cfg_base"	IO Memory
+- #address-cells: set to &lt;3&gt;
+- #size-cells: set to &lt;2&gt;
+- ranges: ranges for the PCI memory and I/O regions
+- interrupt-map-mask and interrupt-map: standard PCI
+	properties to define the mapping of the PCIe interface to interrupt
+	numbers.
+- #interrupt-cells: set to &lt;1&gt;
+- interrupt-controller: define to enable the builtin IRQ cascade.
+
+Optional properties:
+- interrupt-parent: phandle to the MIPS IRQ controller
+
+* Example for ar7100
+	pcie@180c0000 {
+		compatible = "qca,ar7100-pci";
+		#address-cells = &lt;3&gt;;
+		#size-cells = &lt;2&gt;;
+		bus-range = &lt;0x0 0x0&gt;;
+		reg = &lt;0x17010000 0x100&gt;;
+		reg-names = "cfg_base";
+		ranges = &lt;0x2000000 0 0x10000000 0x10000000 0 0x07000000
+			  0x1000000 0 0x00000000 0x00000000 0 0x00000001&gt;;
+		interrupt-parent = &lt;&amp;cpuintc&gt;;
+		interrupts = &lt;2&gt;;
+
+		interrupt-controller;
+		#interrupt-cells = &lt;1&gt;;
+
+		interrupt-map-mask = &lt;0 0 0 1&gt;;
+		interrupt-map = &lt;0 0 0 0 &amp;pcie0 0&gt;;
+	};
</pre></body></html>